## System Lab

You have to go through the digital backend flow including: -

- Synthesis
- Formality post-synthesis
- DFT
- Formality post-dft
- PnR
- Formality post-pnr
- •GLS

## Steps: -

- 1.Create Projects folder inside IC directory
- 2.Copy System folder from your computer into the virtual machine inside Projects folder
  - •Synthesis Stage:
    - i.Add the following constraints in cons.tcl file.
      - Create your master clocks
        - REF\_CLK (50 MHz)
        - •UART\_CLK (3.686 MHz)
      - Create your generated clocks
        - ALU\_CLK (master\_clk = REF\_CLK, div\_ratio = 1)
        - •RX\_CLK (master\_clk = UART\_CLK, div\_ratio = 1)
        - •TX CLK (master clk = UART CLK, div ratio = 32)
      - OCreate a clock uncertainty with 0.2 ns for setup (all master & generated clocks)
      - ○Create a clock uncertainty with 0.1 ns for hold (all master & generated clocks)
      - **OClock Grouping**
      - oInput delays on all input ports except (CLK & RST) with 20% clock period
      - output delays on all output ports with 20% clock period
      - OAdd Buffer driving cell for all input ports
      - OAdd load of 0.1 pf on all output ports
    - OSet operation condition using slow and fast libraries
    - ii.Run synthesis and check the followings
      - ONo Errors, loops and latches in syn.log file
      - Check Setup timing analysis report for Violating paths
      - Check Hold timing analysis report for Violating

paths • Formality post-synthesis Stage: -

i. Run Formality and check it is succeeded with no failing points

## DFT Stage: -

- i.Define a new file with name SYS\_TOP\_dft.v inside SYS\_TOP folder ii.Do the rtl preparation in SYS\_TOP\_dft.v including:-
- Adding scan ports
  - •SCAN IN
  - •SCAN\_EN
  - •SCAN CLK
  - •SCAN\_RST
  - •TEST MODE
  - •SCAN OUT
  - 2.adding Muxs on clocks and resets ports
- iii.Add the following constraints inside cons.tcl
  - 1.Add scan clock constraint using create clock
  - 2.Add SCAN\_CLK group in clock grouping command
  - 3.Input delays on all scan input ports with 20% clock period
  - 4.output delays on all scan output ports with 20% clock period
  - 5.Add set\_case\_analysis 1 [get\_port test\_mode] command to run timing analysis using scan clock

## iv.Add all the dft sections: -

- 1.Archirecture Scan Chains
- 2.Define DFT Signals
- 3.Create Test Protocol
- 4.Pre-DFT Design Rule Checking
- 5.Preview DFT
- 6.Insert DFT
- 7. Design Rule Checking post dft insertion
- v.Run dft and check the followings
  - ONo Errors, loops and latches in dft.log file
  - OCheck Setup timing analysis report for Violating paths
  - OCheck Hold timing analysis report for Violating paths
    - Ocheck dft coverage > 99 %
- •Formality post-dft Stage: -
- i. Run Formality and check it is succeeded with no failing points•PnR Stage:
  - i.Go through the PnR flow Using: -
    - 1.SYS\_TOP.lef
    - 2.MMMC.tcl
- Formality post-pnr Stage: -
- i. Run Formality and check it is succeeded with no failing points•GLS:
  - i.Run GLS using Modelsim with the following files: -

- 1.SYS\_TOP.v (pnr netlist)
- 2.SYS\_TOP.sdf (post-pnr sdf)
- 3. Verilog Library